summaryrefslogtreecommitdiff
path: root/risc_16bit_cpu/v0.1/Makefile
diff options
context:
space:
mode:
authordianshi <dianshi@main.lv>2022-02-14 08:03:29 +0000
committerdianshi <dianshi@main.lv>2022-02-14 08:03:29 +0000
commit76593f10b0754990f154fbb3da958d696a34f2de (patch)
treea696ef733068a8b327924da0a72fbed8a062bafa /risc_16bit_cpu/v0.1/Makefile
parentf52f1af38851b784862175ff2806bda622b0ec47 (diff)
downloadcpu8_v-76593f10b0754990f154fbb3da958d696a34f2de.tar.gz
cpu8_v-76593f10b0754990f154fbb3da958d696a34f2de.zip
Add running risc 16bit cpu v0.1
Diffstat (limited to 'risc_16bit_cpu/v0.1/Makefile')
-rw-r--r--risc_16bit_cpu/v0.1/Makefile32
1 files changed, 12 insertions, 20 deletions
diff --git a/risc_16bit_cpu/v0.1/Makefile b/risc_16bit_cpu/v0.1/Makefile
index 5d6accc..fd41e8f 100644
--- a/risc_16bit_cpu/v0.1/Makefile
+++ b/risc_16bit_cpu/v0.1/Makefile
@@ -1,26 +1,18 @@
+
+I_INSTRMEM=-I../../instrmem/v0.1 ../../instrmem/v0.1/instr_memory.v
+I_GPR=-I../../gpr/v0.1 ../../gpr/v0.1/gpr_register.v
+I_ALUCONTROL=-I../../alu_control/v0.1 ../../alu_control/v0.1/alu_control.v
+I_ALU8=-I../../alu/v0.1_16bit ../../alu/v0.1_16bit/alu.v
+I_DATAMEM=-I../../datamem/v0.1 ../../datamem/v0.1/data_memory.v
+I_CONTROLUNIT=-I../../control_unit/v0.1 ../../control_unit/v0.1/control_unit.v
+I_DATAPATH=-I../../datapath/v0.1 ../../datapath/v0.1/data_path.v
+
make:
- iverilog -g2005-sv -o alu_8 alu_8.v
- iverilog -g2005-sv -o data_memory data_memory.v
- iverilog -g2005-sv -o instr_memory instr_memory.v
- iverilog -g2005-sv -o gpr_register gpr_register.v
- iverilog -g2005-sv -o alu_control alu_control.v
- iverilog -g2005-sv -o data_path data_path.v instr_memory.v gpr_register.v alu_control.v alu_8.v data_memory.v
- iverilog -g2005-sv -o control_unit control_unit.v
- iverilog -g2005-sv -o risc_16bit_cpu risc_16bit_cpu.v control_unit.v data_path.v instr_memory.v gpr_register.v alu_control.v alu_8.v data_memory.v
- iverilog -g2005-sv -o test_data_memory data_memory.v test_data_memory.v
- iverilog -g2005-sv -o test_instr_memory instr_memory.v test_instr_memory.v
- iverilog -g2005-sv -o test_gpr_register gpr_register.v test_gpr_register.v
- iverilog -g2005-sv -o test_alu_control alu_control.v test_alu_control.v
- iverilog -g2005-sv -o test_data_path data_path.v test_data_path.v instr_memory.v gpr_register.v alu_control.v alu_8.v data_memory.v
- iverilog -g2005-sv -o test_risc_16bit_cpu test_risc_16bit_cpu.v risc_16bit_cpu.v control_unit.v data_path.v instr_memory.v gpr_register.v alu_control.v alu_8.v data_memory.v
+ iverilog -g2005-sv -o risc_16bit_cpu risc_16bit_cpu.v $(I_INSTRMEM) $(I_GPR) $(I_ALUCONTROL) $(I_ALU8) $(I_DATAMEM) $(I_CONTROLUNIT) $(I_DATAPATH)
+ iverilog -g2005-sv -o test_risc_16bit_cpu test_risc_16bit_cpu.v risc_16bit_cpu.v $(I_INSTRMEM) $(I_GPR) $(I_ALUCONTROL) $(I_ALU8) $(I_DATAMEM) $(I_CONTROLUNIT) $(I_DATAPATH)
test:
- ./test_data_memory
- ./test_instr_memory
- ./test_gpr_register
- ./test_alu_control
- ./test_data_path
./test_risc_16bit_cpu
wave:
- gtkwave test_data_path.vcd \ No newline at end of file
+ gtkwave test_risc_16bit_cpu.vcd \ No newline at end of file